-- -- Copyright (C) 1988-2001 Altera Corporation -- Any megafunction design, and related net list (encrypted or decrypted), -- support information, device programming or simulation file, and any other -- associated documentation or information provided by Altera or a partner -- under Altera's Megafunction Partnership Program may be used only to -- program PLD devices (but not masked PLD devices) from Altera. Any other -- use of such megafunction design, net list, support information, device -- programming or simulation file, or any other related documentation or -- information is prohibited for any other purpose, including, but not -- limited to modification, reverse engineering, de-compiling, or use with -- any other silicon devices, unless such use is explicitly licensed under -- a separate agreement with Altera or a megafunction partner. Title to -- the intellectual property, including patents, copyrights, trademarks, -- trade secrets, or maskworks, embodied in any such megafunction design, -- net list, support information, device programming or simulation file, or -- any other related documentation or information provided by Altera or a -- megafunction partner, remains with Altera, the megafunction partner, or -- their respective licensors. No other licenses, including any licenses -- needed under any third party's intellectual property, are provided herein. -- CHIP uif_ramrw_16m BEGIN |ExtIO1 : OUTPUT_PIN = 133; |ExtIO0 : OUTPUT_PIN = 127; |ExtClock1 : INPUT_PIN = 132; |ExtClock0 : INPUT_PIN = 128; DEVICE = EPF6024AQC208-3; |TD9 : BIDIR_PIN = 4; |TD8 : BIDIR_PIN = 3; |TD7 : BIDIR_PIN = 2; |TD6 : BIDIR_PIN = 1; |TD5 : BIDIR_PIN = 208; |TD4 : BIDIR_PIN = 207; |TD3 : BIDIR_PIN = 206; |TD2 : BIDIR_PIN = 205; |TD1 : BIDIR_PIN = 204; |TD0 : BIDIR_PIN = 203; |/BHE : INPUT_PIN = 197; |TA0 : INPUT_PIN = 196; |TA1 : INPUT_PIN = 195; |TA2 : INPUT_PIN = 194; |TA3 : INPUT_PIN = 193; |TA4 : INPUT_PIN = 192; |TA5 : INPUT_PIN = 191; |TA6 : INPUT_PIN = 190; |TA7 : INPUT_PIN = 189; |TA8 : INPUT_PIN = 188; |TA9 : INPUT_PIN = 177; |TA10 : INPUT_PIN = 176; |TA11 : INPUT_PIN = 175; |TA12 : INPUT_PIN = 173; |TA13 : INPUT_PIN = 172; |TA14 : INPUT_PIN = 171; |TA15 : INPUT_PIN = 170; |TA16 : INPUT_PIN = 168; |/IOCS0 : INPUT_PIN = 155; |/IOCS1 : INPUT_PIN = 156; |/IOCS2 : INPUT_PIN = 157; |/IOCS3 : INPUT_PIN = 158; |/IOCS4 : INPUT_PIN = 160; |/IOCS5 : INPUT_PIN = 161; |/IOCS6 : INPUT_PIN = 163; |/IOCS7 : INPUT_PIN = 164; |TCLK : BIDIR_PIN = 48; |/TOUT : INPUT_PIN = 49; |BCLK : INPUT_PIN = 28; |/TRESET : INPUT_PIN = 24; |/IRC0 : INPUT_PIN = 39; |/IRC1 : INPUT_PIN = 40; |/IRC2 : INPUT_PIN = 41; |/IRC3 : INPUT_PIN = 42; |IOD7 : BIDIR_PIN = 83; |IOD6 : BIDIR_PIN = 84; |IOD5 : BIDIR_PIN = 85; |IOD4 : BIDIR_PIN = 86; |IOD3 : BIDIR_PIN = 87; |IOD2 : BIDIR_PIN = 88; |IOD1 : BIDIR_PIN = 89; |IOD0 : BIDIR_PIN = 90; |IOC7 : BIDIR_PIN = 98; |IOC6 : BIDIR_PIN = 99; |IOC0 : BIDIR_PIN = 106; |IOC1 : BIDIR_PIN = 105; |IOC2 : BIDIR_PIN = 104; |IOC3 : BIDIR_PIN = 103; |IOC4 : BIDIR_PIN = 101; |IOC5 : BIDIR_PIN = 100; |IOB0 : BIDIR_PIN = 123; |IOB1 : BIDIR_PIN = 122; |IOB2 : BIDIR_PIN = 121; |IOB3 : BIDIR_PIN = 120; |IOB4 : BIDIR_PIN = 119; |IOB5 : BIDIR_PIN = 118; |IOB6 : BIDIR_PIN = 117; |IOB7 : BIDIR_PIN = 116; |IOA7 : BIDIR_PIN = 134; |IOA6 : BIDIR_PIN = 136; |IOA5 : BIDIR_PIN = 137; |IOA4 : BIDIR_PIN = 138; |IOA3 : BIDIR_PIN = 139; |IOA2 : BIDIR_PIN = 141; |IOA1 : BIDIR_PIN = 142; |IOA0 : BIDIR_PIN = 143; |IOA_EN : OUTPUT_PIN = 146; |IOA_DIR : OUTPUT_PIN = 145; |IOB_DIR : OUTPUT_PIN = 125; |IOB_EN : OUTPUT_PIN = 126; |IOC_EN : OUTPUT_PIN = 109; |IOC_DIR : OUTPUT_PIN = 108; |IOD_DIR : OUTPUT_PIN = 92; |IOD_EN : OUTPUT_PIN = 93; |IOE_EN : OUTPUT_PIN = 73; |IOE_DIR : OUTPUT_PIN = 72; |IOE0 : BIDIR_PIN = 71; |IOE1 : BIDIR_PIN = 70; |IOE2 : BIDIR_PIN = 69; |IOE3 : BIDIR_PIN = 68; |IOE4 : BIDIR_PIN = 67; |IOE5 : BIDIR_PIN = 66; |IOE6 : BIDIR_PIN = 65; |IOE7 : BIDIR_PIN = 64; |IOF_EN : OUTPUT_PIN = 61; |IOF_DIR : OUTPUT_PIN = 60; |IOF7 : BIDIR_PIN = 52; |IOF6 : BIDIR_PIN = 53; |IOF5 : BIDIR_PIN = 54; |IOF4 : BIDIR_PIN = 55; |IOF3 : BIDIR_PIN = 56; |IOF2 : BIDIR_PIN = 57; |IOF1 : BIDIR_PIN = 58; |IOF0 : BIDIR_PIN = 59; |TD10 : BIDIR_PIN = 11; |TD11 : BIDIR_PIN = 12; |TD12 : BIDIR_PIN = 13; |TD13 : BIDIR_PIN = 14; |TD14 : BIDIR_PIN = 15; |TD15 : BIDIR_PIN = 16; |/MEMCS : INPUT_PIN = 20; |/ROMCS : INPUT_PIN = 21; |/MRD : INPUT_PIN = 22; |/MWR : INPUT_PIN = 23; |IRQ3 : OUTPUT_PIN = 37; |IRQ2 : OUTPUT_PIN = 36; |IRQ1 : OUTPUT_PIN = 35; |IRQ0 : OUTPUT_PIN = 34; |/IORACK : INPUT_PIN = 33; |/IORREQ : OUTPUT_PIN = 32; |IORDY : OUTPUT_PIN = 31; |/IOW : INPUT_PIN = 30; |/IOR : INPUT_PIN = 29; END; DEFAULT_DEVICES BEGIN AUTO_DEVICE = EPF6024AFC256-1; AUTO_DEVICE = EPF6024ABC256-1; AUTO_DEVICE = EPF6024AQC240-1; AUTO_DEVICE = EPF6024AQC208-1; AUTO_DEVICE = EPF6024ATC144-1; AUTO_DEVICE = EPF6016AFC256-1; AUTO_DEVICE = EPF6016AQC208-1; AUTO_DEVICE = EPF6016ATC144-1; AUTO_DEVICE = EPF6016AFC100-1; AUTO_DEVICE = EPF6016ATC100-1; AUTO_DEVICE = EPF6010ATC144-1; AUTO_DEVICE = EPF6010ATC100-1; AUTO_DEVICE = EPF6016BC256-2; AUTO_DEVICE = EPF6016QC240-2; AUTO_DEVICE = EPF6016QC208-2; AUTO_DEVICE = EPF6016TC144-2; ASK_BEFORE_ADDING_EXTRA_DEVICES = ON; END; TIMING_POINT BEGIN MAINTAIN_STABLE_SYNTHESIS = ON; DEVICE_FOR_TIMING_SYNTHESIS = EPF6016QC208-3; CUT_ALL_BIDIR = ON; CUT_ALL_CLEAR_PRESET = ON; END; IGNORED_ASSIGNMENTS BEGIN IGNORE_CLIQUE_ASSIGNMENTS = OFF; IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF; IGNORE_TIMING_ASSIGNMENTS = OFF; IGNORE_CHIP_ASSIGNMENTS = OFF; IGNORE_PIN_ASSIGNMENTS = OFF; IGNORE_LC_ASSIGNMENTS = OFF; IGNORE_DEVICE_ASSIGNMENTS = OFF; IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF; DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF; FIT_IGNORE_TIMING = ON; END; GLOBAL_PROJECT_DEVICE_OPTIONS BEGIN ENABLE_CHIP_WIDE_OE = OFF; ENABLE_CHIP_WIDE_RESET = OFF; ENABLE_INIT_DONE_OUTPUT = ON; RESERVED_LCELLS_PERCENT = 0; RESERVED_PINS_PERCENT = 0; SECURITY_BIT = OFF; USER_CLOCK = OFF; AUTO_RESTART = OFF; RELEASE_CLEARS = OFF; ENABLE_DCLK_OUTPUT = OFF; DISABLE_TIME_OUT = OFF; CONFIG_SCHEME = ACTIVE_SERIAL; FLEX8000_ENABLE_JTAG = OFF; DATA0 = RESERVED_TRI_STATED; DATA1_TO_DATA7 = UNRESERVED; nWS_nRS_nCS_CS = UNRESERVED; RDYnBUSY = UNRESERVED; RDCLK = UNRESERVED; SDOUT = RESERVED_DRIVES_OUT; ADD0_TO_ADD12 = UNRESERVED; ADD13 = UNRESERVED; ADD14 = UNRESERVED; ADD15 = UNRESERVED; ADD16 = UNRESERVED; ADD17 = UNRESERVED; CLKUSR = UNRESERVED; nCEO = UNRESERVED; FLEX10K_JTAG_USER_CODE = 7F; CONFIG_SCHEME_10K = PASSIVE_SERIAL; MAX7000S_USER_CODE = FFFF; FLEX10K_ENABLE_LOCK_OUTPUT = OFF; MAX7000S_ENABLE_JTAG = ON; MULTIVOLT_IO = OFF; CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL; FLEX6000_ENABLE_JTAG = OFF; FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF; FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON; FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF; MAX7000AE_USER_CODE = FFFFFFFF; MAX7000AE_ENABLE_JTAG = ON; FLEX_CONFIGURATION_EPROM = AUTO; CONFIG_EPROM_USER_CODE = FFFFFFFF; CONFIG_EPROM_PULLUP_RESISTOR = ON; MAX7000B_VCCIO_IOBANK1 = 3.3V; MAX7000B_VCCIO_IOBANK2 = 3.3V; MAX7000B_ENABLE_VREFA = OFF; MAX7000B_ENABLE_VREFB = OFF; END; GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS BEGIN AUTO_REGISTER_PACKING = ON; AUTO_FAST_IO = ON; OPTIMIZE_FOR_SPEED = 10; STYLE = FAST; DEVICE_FAMILY = FLEX6000; MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF; AUTO_GLOBAL_CLOCK = ON; AUTO_GLOBAL_CLEAR = ON; AUTO_GLOBAL_PRESET = ON; AUTO_GLOBAL_OE = ON; ONE_HOT_STATE_MACHINE_ENCODING = OFF; AUTO_OPEN_DRAIN_PINS = ON; AUTO_IMPLEMENT_IN_EAB = OFF; MULTI_LEVEL_SYNTHESIS_MAX9000 = ON; END; COMPILER_PROCESSING_CONFIGURATION BEGIN PRESERVE_ALL_NODE_NAME_SYNONYMS = ON; DESIGN_DOCTOR = OFF; DESIGN_DOCTOR_RULES = EPLD; FUNCTIONAL_SNF_EXTRACTOR = OFF; TIMING_SNF_EXTRACTOR = ON; OPTIMIZE_TIMING_SNF = OFF; LINKED_SNF_EXTRACTOR = OFF; RPT_FILE_EQUATIONS = ON; RPT_FILE_HIERARCHY = ON; RPT_FILE_LCELL_INTERCONNECT = ON; RPT_FILE_USER_ASSIGNMENTS = ON; GENERATE_AHDL_TDO_FILE = OFF; SMART_RECOMPILE = OFF; FITTER_SETTINGS = NORMAL; END; COMPILER_INTERFACES_CONFIGURATION BEGIN NETLIST_OUTPUT_TIME_SCALE = 0.1ns; EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF; EDIF_BUS_DELIMITERS = []; EDIF_FLATTEN_BUS = OFF; EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF; EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF; EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF; EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE; EDIF_OUTPUT_USE_EDC = OFF; EDIF_INPUT_USE_LMF2 = OFF; EDIF_INPUT_USE_LMF1 = OFF; EDIF_OUTPUT_GND = GND; EDIF_OUTPUT_VCC = VCC; EDIF_INPUT_GND = GND; EDIF_INPUT_VCC = VCC; EDIF_OUTPUT_EDC_FILE = *.edc; EDIF_INPUT_LMF2 = *.lmf; EDIF_INPUT_LMF1 = *.lmf; VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF; VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE; VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE; VHDL_FLATTEN_BUS = OFF; VERILOG_FLATTEN_BUS = OFF; EDIF_TRUNCATE_HIERARCHY_PATH = OFF; VHDL_TRUNCATE_HIERARCHY_PATH = OFF; VERILOG_TRUNCATE_HIERARCHY_PATH = OFF; VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF; EDIF_NETLIST_WRITER = OFF; EDIF_OUTPUT_VERSION = 200; XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC; XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON; XNF_GENERATE_AHDL_TDX_FILE = ON; VERILOG_NETLIST_WRITER = OFF; VHDL_NETLIST_WRITER = OFF; USE_SYNOPSYS_SYNTHESIS = OFF; SYNOPSYS_COMPILER = DESIGN; SYNOPSYS_DESIGNWARE = OFF; SYNOPSYS_HIERARCHICAL_COMPILATION = ON; SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF; SYNOPSYS_MAPPING_EFFORT = MEDIUM; VHDL_READER_VERSION = VHDL87; VHDL_WRITER_VERSION = VHDL87; END; CUSTOM_DESIGN_DOCTOR_RULES BEGIN RIPPLE_CLOCKS = ON; GATED_CLOCKS = ON; MULTI_LEVEL_CLOCKS = ON; MULTI_CLOCK_NETWORKS = ON; STATIC_HAZARDS_BEFORE_SYNTHESIS = ON; STATIC_HAZARDS_AFTER_SYNTHESIS = OFF; PRESET_CLEAR_NETWORKS = ON; ASYNCHRONOUS_INPUTS = ON; DELAY_CHAINS = ON; RACE_CONDITIONS = ON; EXPANDER_NETWORKS = ON; MASTER_RESET = OFF; END; SIMULATOR_CONFIGURATION BEGIN END_TIME = 100.0us; USE_DEVICE = OFF; SETUP_HOLD = OFF; CHECK_OUTPUTS = OFF; OSCILLATION = OFF; OSCILLATION_TIME = 0.0ns; GLITCH = OFF; GLITCH_TIME = 0.0ns; START_TIME = 0.0ns; BIDIR_PIN = STRONG; END; TIMING_ANALYZER_CONFIGURATION BEGIN |~79~6~1~1 : DELAY_MATRIX_DESTINATION; |~79~6~1~1 : DELAY_MATRIX_SOURCE; ANALYSIS_MODE = DELAY_MATRIX; AUTO_RECALCULATE = OFF; CUT_OFF_IO_PIN_FEEDBACK = ON; CUT_OFF_CLEAR_AND_PRESET_PATHS = ON; LIST_ONLY_LONGEST_PATH = ON; CELL_WIDTH = 18; DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS; INCLUDE_PATHS_GREATER_THAN = OFF; INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns; INCLUDE_PATHS_LESS_THAN = OFF; INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms; REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS; LIST_PATH_COUNT = 10; LIST_PATH_FREQUENCY = 10MHz; CUT_OFF_RAM_REGISTERED_WE_PATHS = OFF; END; OTHER_CONFIGURATION BEGIN LAST_MAXPLUS2_VERSION = 10.1; EXPLICIT_FAMILY = 1; COMPILER_DATA = "1,1,0,1,0,0,0,1,1,1,1,0,1,1,1"; ORIGINAL_MAXPLUS2_VERSION = 9.6; ROW_PINS_PERCENT = 50; EXP_PER_LCELL_PERCENT = 100; FAN_IN_PER_LCELL_PERCENT = 100; LCELLS_PER_ROW_PERCENT = 100; LOCAL_INTERCONNECT_PER_LAB_PERCENT = 100; DEFAULT_9K_EXP_PER_LCELL = 1/2; FLEX_10K_52_COLUMNS = 40; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX5000 BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = ON; SUBFACTOR_EXTRACTION = ON; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX7000 BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = ON; SUBFACTOR_EXTRACTION = ON; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.CLASSIC BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.FLEX8000 BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = 2; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = 32; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = ON; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = ON; SUBFACTOR_EXTRACTION = ON; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.MAX5000 BEGIN CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.MAX7000 BEGIN CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = ON; PARALLEL_EXPANDERS = ON; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.CLASSIC BEGIN CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.FLEX8000 BEGIN SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; CASCADE_CHAIN = AUTO; CASCADE_CHAIN_LENGTH = 2; CARRY_CHAIN = AUTO; CARRY_CHAIN_LENGTH = 32; MINIMIZATION = FULL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = ON; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = ON; NOT_GATE_PUSH_BACK = ON; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.MAX5000 BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = PARTIAL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = OFF; DECOMPOSE_GATES = OFF; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.MAX7000 BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = PARTIAL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = OFF; DECOMPOSE_GATES = OFF; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.CLASSIC BEGIN CASCADE_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CARRY_CHAIN_LENGTH = -1; MINIMIZATION = PARTIAL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; SOFT_BUFFER_INSERTION = OFF; DECOMPOSE_GATES = ON; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.FLEX8000 BEGIN CASCADE_CHAIN = MANUAL; CASCADE_CHAIN_LENGTH = 2; CARRY_CHAIN = MANUAL; CARRY_CHAIN_LENGTH = 32; MINIMIZATION = PARTIAL; SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; IGNORE_SOFT_BUFFERS = ON; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = OFF; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; REGISTER_OPTIMIZATION = OFF; END;